https://libeldoc.bsuir.by/handle/123456789/45784
Title: | Graph-Based Recognition of High-Level Structures in Transistor Circuits |
Authors: | Cheremisinova, L. Cheremisinov, D. Черемисинова, Л. Д. Черемисинов, Д. И. |
Keywords: | материалы конференций;conference proceedings;VLSI layout verification;reverse engineering;subcircuit extraction;graph matching |
Issue Date: | 2021 |
Publisher: | UIIP NASB |
Citation: | Cheremisinova, L. Graph-Based Recognition of High-Level Structures in Transistor Circuits / Cheremisinova L., Cheremisinov D. // Pattern Recognition and Information Processing (PRIP'2021) = Распознавание образов и обработка информации (2021) : Proceedings of the 15th International Conference, 21–24 Sept. 2021, Minsk, Belarus / United Institute of Informatics Problems of the National Academy of Sciences of Belarus. – Minsk, 2021. – P. 14–18. |
Abstract: | The problem of converting a flat transistor circuit into a hierarchical circuit of logical gatesis considered. The problem arises in layout versus schematic verification and reverse engineering of integrated circuits. The offered subcircuit recognition algorithm collects transistors into gates without using any predefined cell library. Graph-based methods are proposed for solving some key problems of subcircuit (CMOS gates) recognizing and logical network extraction. The presented graph methods have been implemented in C++ as a part of a decompilation program, which was tested using practical transistorlevel circuits. |
URI: | https://libeldoc.bsuir.by/handle/123456789/45784 |
Appears in Collections: | Pattern Recognition and Information Processing (PRIP'2021) = Распознавание образов и обработка информации (2021) |
File | Description | Size | Format | |
---|---|---|---|---|
Cheremisinova_Graph_Based.pdf | 1.06 MB | Adobe PDF | View/Open |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.